Follow
Kanad Basu (কণাদ বসু)
Title
Cited by
Cited by
Year
Lossless data compression and real-time decompression
P Mishra, SW Seong, K Basu, W Wang, X Qin, C Murthy
US Patent App. 12/682,808, 2010
1872010
Processor description languages
P Mishra, N Dutt
Elsevier, 2011
1632011
Analyzing and mitigating the impact of permanent faults on a systolic array based neural network accelerator
JJ Zhang, T Gu, K Basu, S Garg
2018 IEEE 36th VLSI Test Symposium (VTS), 1-6, 2018
1472018
NIST Post-Quantum CryptographyA Hardware Evaluation Study
K Basu, D Soni, M Nabeel, R Karri
https://eprint.iacr.org/2019/047.pdf, 2019
1322019
RATS: Restoration-aware trace signal selection for post-silicon validation
K Basu, P Mishra
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 21 (4), 605-613, 2012
942012
Test data compression using efficient bitmask and dictionary selection methods
K Basu, P Mishra
IEEE transactions on very large scale integration (VLSI) systems 18 (9 …, 2009
832009
Efficient trace signal selection for post silicon validation and debug
K Basu, P Mishra
2011 24th Internatioal Conference on VLSI Design, 352-357, 2011
742011
Efficient trace signal selection for post silicon validation and debug
K Basu, P Mishra
2011 24th Internatioal Conference on VLSI Design, 352-357, 2011
742011
Fault-tolerant Systolic Array Based Accelerators for Deep Neural Network Execution
J Zhang, K Basu, S Garg
IEEE Design and Test, 2019
692019
A Theoretical Study of Hardware Performance Counters-based Malware Detection
K Basu, P Krishnamurthy, F Khorrami, R Karri
IEEE Transactions on Information Forensics and Security, 2020
542020
Hardware-assisted detection of firmware attacks in inverter-based cyberphysical microgrids
AP Kuruvila, I Zografopoulos, K Basu, C Konstantinou
International Journal of Electrical Power & Energy Systems 132, 107150, 2021
472021
CAD-Base: An Attack Vector into the Electronics Supply Chain.
K Basu, S Saeed, C Pilato, M Ashraf, M Nabeel, ...
ACM Transactions on Design Automation of Embedded Systems, 2019
462019
Toward functional safety of systolic array-based deep learning hardware accelerators
S Kundu, S Banerjee, A Raha, S Natarajan, K Basu
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 29 (3), 485-498, 2021
452021
Efficient combination of trace and scan signals for post silicon validation and debug
K Basu, P Mishra, P Patra
2011 IEEE International Test Conference, 1-8, 2011
412011
Special session: The recent advance in hardware implementation of post-quantum cryptography
J Xie, K Basu, K Gaj, U Guin
2020 IEEE 38th VLSI Test Symposium (VTS), 1-10, 2020
402020
Benchmarking at the frontier of hardware security: Lessons from logic locking
B Tan, R Karri, N Limaye, A Sengupta, O Sinanoglu, MM Rahman, ...
arXiv preprint arXiv:2006.06806, 2020
342020
A Hardware Evaluation Study of NIST Post-Quantum Cryptographic Signature schemes
D Soni, K Basu, M Nabeel, R Karri
Second-PQC-Standardization-Conference, 2019
322019
Post-Silicon Validation and Debug
P Mishra, F Farahmandi
Springer International Publishing, 2019
312019
Efficient trace data compression using statically selected dictionary
K Basu, P Mishra
29th VLSI Test Symposium, 14-19, 2011
302011
Special session: Reliability analysis for ai/ml hardware
S Kundu, K Basu, M Sadi, T Titirsha, S Song, A Das, U Guin
2021 IEEE 39th VLSI Test Symposium (VTS), 1-10, 2021
292021
The system can't perform the operation now. Try again later.
Articles 1–20